## Chapter 6

# Counters and Registers

Dinh Duc Anh Vu International University - VNU HCM

#### **Objectives**

- Understand the operation and characteristics of synchronous and asynchronous counters.
- Construct counters with MOD numbers less than 2<sup>N</sup>.
- Construct both up and down counters.
- Connect multistage counters.
- Analyze and evaluate various types of counters.
- Design arbitrary-sequence synchronous counters.
- Understand several types of schemes used to decode different types of counters.
- Compare the major differences between ring and Johnson counters.
- Recognize and understand the operation of various types of IC registers.

Counters and Registers

#### **Definition for Counter**

- Counter is a sequential logic circuit with:
  - The input is Clock used to count.
  - The output displays the numbers in the specified order.
  - After K Clock signals, the counter returns the beginning state.
- The counter is designed by FFs and combinational logic circuit.
  - Serial counter (asynchronous counter)
  - Parallel counter (synchronous counter)

Counters and Registers

3

#### **Asynchronous Counter**

- An asynchronous (ripple) counter
  - is a counter in which all FFs are controlled by different synchronous signal
  - The output of the previous FF is the synchronous signals for the next FF
  - The unstable intermediate state can be appeared when states change
- Principles:

Counters and Registers

- ∘ N JK FFs  $\Rightarrow$  design an up-counter MOD 2<sup>N</sup>
- · Clock signal is excited at pin "CLK" of the first FF.
- The output of the previous FF is the clock signal at pin "CLK" of the next FF. Continue to the last FF.
- Pins "J" and "K" of all FFs are set at logic 1.
- Pins "Clear" and "Preset" are not used (they are always not active).
  - · Don't mention them in the circuit diagram to make the circuit clear.



Counters and Registers





#### Synchronous counter

- A synchronous (parallel) counter:
  - is a counter in which all FFs are controlled by **only one** synchronous signal, the input is clock.
  - The output's state changes only if the synchronous signal is excited.
  - The interval between two synchronous signals is set so that the output's state is stable before changing.
- Principle:
  - To design a synchronous counter, pins "Clear" and "Preset" are not used (they are always not active).
    - Don't mention them in the circuit diagram to make the circuit clear.
  - In this counter, the output Q's changes depend on the inputs J, K or D.

Counters and Registers

7

#### MOD-16 Synchronous Counter



- The CLK inputs of all of the FFs are connected together so that the input clock signal is applied to each FF simultaneously.
- Only flip-flop A, the LSB, has its J and K inputs permanently at the HIGH level. The J, K inputs of the other FFs are driven by some combination of FF outputs.
- The synchronous counter requires more circuitry than does the asynchronous counter.

Counters and Registers

| N.       | 10D-16 Synchronous C                                                                                                 | <b>~</b>    | ın       | <b>.</b> +. | <b>~ r</b> |   |
|----------|----------------------------------------------------------------------------------------------------------------------|-------------|----------|-------------|------------|---|
| ĮV       | IOD-10 Syliciliolious (                                                                                              | <b>_</b> Ut | ווג      | 16          | į ا        |   |
| <b>,</b> | Each FF should have its J and K inputs connected so that                                                             | Count       | D        | С           | В          | Т |
|          | they are HIGH only when the outputs of all lower-order FFs                                                           | Ount        | 0        | 0           | 0          | + |
|          | are in the HIGH state                                                                                                | 1           | 0        |             | 0          |   |
|          |                                                                                                                      | 2           | 0        | 0           | 1          |   |
| •        | The counting sequence shows that <b>the A flip-flop must change states at each NGT.</b> For this reason, its J and K | 3           | 0        | 0           | i          |   |
|          | inputs are permanently HIGH so that it will toggle on each                                                           | 4           | 0        | 1           | 0          | Ť |
|          | NGT of the clock input.                                                                                              | 5           | 0        | 1           | 0          |   |
|          | The counting sequence shows that flip-flop B must change                                                             | 6           | 0        | 1           | 1          |   |
| ,        | states on each NGT that occurs while $A = 1$ . For example,                                                          | 7           | 0        | 1           | 1          | L |
|          | when the count is 0001, the next NGT must togale B to the                                                            | 8           | 1        | 0           | 0          | Γ |
|          | 1 state. This operation is accomplished by connecting                                                                | 9           | 1        | 0           | 0          |   |
|          | output A to the J and K inputs of flip-flop B so that $J = K = 1$ only when $A = 1$ .                                | 10          | 1        | 0           | 1          |   |
| •        | The counting sequence shows that flip-flop C must change                                                             | 11          | 1        | 0           | 1          | ļ |
| ,        | states on each NGT that occurs while A=B=1. For example,                                                             | 12          | 1        | 1 1         | 0          | Ι |
|          | when the count is 0011, the next NGT must toggle C to the                                                            | 13          | 1        |             | 0          |   |
|          | 1 state. By connecting the logic signal AB to FF C's J and K                                                         | 14          | 1        | 1 1         | 1          |   |
|          | inputs, this FF will toggle only when A=B=1.                                                                         | 15          | 1        | 1           | 1          | + |
| •        | In a like manner, we can see that flip-flop D must toggle on each NGT that occurs while A=B=C=1. When the count      | 0           | 0        | 0           | 0          |   |
|          | is 0111, the next NGT must toggle D to the 1 state. By                                                               |             |          | .           | 1          |   |
|          | connecting the logic signal ABC to FF D's J and K inputs,                                                            |             | <u> </u> | etc.        | :          |   |
|          | min toggic omy micm/. = = =                                                                                          |             |          |             |            |   |
|          |                                                                                                                      |             |          |             |            |   |

# **Synchronous Counter ICs**

- Actual ICs
  - 74ALS160/162, 74HC160/162: Synchronous decade counters
  - 74ALS161/163, 74HC161/163: Synchronous MOD-16 counters

Counters and Registers

#### **Review Questions**

- What is the advantage of a synchronous counter over an asynchronous counter? What is the disadvantage?
  - can operate at higher clock frequencies and has more complex circuitry
- How many logic devices are required for a MOD-64 parallel counter?
  - 6 FFs and 4 AND gates
- What logic signal drives the J,K inputs of the MSB flip-flop for the counter of the above question?
  - ABCDE

**Counters and Registers** 

11

## Counters with MOD-K, $K < 2^N$

- Design an MOD-K up-counter, K<2<sup>N</sup> is the same way that in MOD 2<sup>N</sup> in which pins "CLR" are used to reset the counter to the beginning state.
  - E.g. MOD-6 counter produced by clearing a MOD-8 counter when a count of 6 occurs.





Counters and Registers

#### State Transition Diagram

- If we assume a starting count of 000, the diagram shows that the states of the counter change normally up until the count of 101.
- When the next clock pulse occurs, the counter temporarily goes to the 110 count before going to the stable 000 count. The dotted lines indicate the temporary nature of the 110 state. As stated earlier, the duration of this temporary state is so short that for most purposes we can consider that the counter goes directly from 101 to 000 (solid arrow).



### **Displaying Counter States**

- Each FF output is connected to an INVERTER whose output provides the current path for the LED.
  - For example, when output C is HIGH, the INVERTER output goes LOW and the LED turns ON. An LED that is turned on indicates C=1.
  - When output C is LOW, the INVERTER output is HIGH and the LED turns OFF. When the LED is turned off, it indicates C=0

LED is on 330 N 33

Counters and Registers

#### **Review questions**

- What will be the status of the LEDs when the counter is holding the count of five?
  - 101<sub>2</sub>: ON, OFF, ON
- What will the LEDs display as the counter is clocked by a 1KHz input?
  - At 1 KHz, the LEDs will be switching ON and OFF so rapidly that they will appear to the human eye to be ON all the time at about half the normal brightness.
- Will the 110 state be visible on the LEDs?No.

**Counters and Registers** 

15

# General Procedure to design MOD-K Synchronous Counter

- To construct a counter that starts counting from all 0s and has a MOD number of K:
  - 1. Find the smallest number of FFs such that  $2^N \ge K$  and connect them as a counter. If  $2^N = K$ , donot do steps 2 and 3
  - 2. Connect a NAND gate to the asynchronous CLEAR inputs of all the FFs
  - 3. Determine which FFs will be in the HIGH state at a count = K; then connect the normal outputs of these FFs to the NAND gate inputs

Counters and Registers







#### **Review Questions**

- What FF outputs should be connected to the clearing NAND gate to form a MOD-13 counter?
  - D, C, and A
- True of False: All BCD counters are decade counters.
  - True
- What is the output frequency of a decade counter that is clocked from a 50-KHz signal?
  - 5 KHz

Counters and Registers





#### Synchronous Presetting

- Counter is preset on the active transition of the same clock signal that is used for counting
- Examples of IC counters that use synchronous presetting
  - 74ALS160, 74ALS161, 74ALS162, 74ALS163
  - 74HC160, 74HC161, 74HC162, 74HC163
- Examples of IC counters that use asynchronous presetting
  - 74ALS190, 74ALS191, 74ALS192, 74ALS193
  - 74HC190, 74HC191, 74HC192, 74HC193

**Counters and Registers** 

23

#### **Review Questions**

- What is meant when we say that a counter is presettable?
  - It can be preset to any desired starting count.
- Describe the difference between asynchronous and synchronous presetting.
  - Asynchronous presetting is independent of the clock input, while synchronous presetting occurs on the active edge of the clock signal.

Counters and Registers

# Synchronous/Asynchronous presetting IC counters

- IC counters that use synchronous presetting
  - 74ALS160, 74ALS161, 74ALS162, 74ALS163
  - 74HC160, 74HC161, 74HC162, 74HC163
- IC counters that use asynchronous presetting
  - 74ALS190, 74ALS191, 74ALS192, 74ALS193
  - 74HC190, 74HC191, 74HC192, 74HC193

74xx series: Standard TTL (Transistor-Transistor Logic)
ALS: Advanced Low-Power Schottky technology
HC: High-speed CMOS technology

**Counters and Registers** 















#### Multistage Arrangement

- Many standard IC counters have been designed to make it easy to connect multiple chips together to create circuits with a higher counting range.
- These previous counter chips can be simply connected in a multistage or cascading arrangement
- two 74ALS163s are connected in a two-stage counter arrangement that produces a recycling, binary sequence from 0 to 255 for a maximum modulus of 256



#### **Review Questions**

- Describe the function of the inputs LOAD and D, C, B, A.
  - LOAD is the control that enables the parallel loading of the data inputs D C B A
     (A; LSB).
- Describe the function of the CLR input.
  - CLR is the control that enables the resetting of the counter to 0000.
- True or false: The 74HC161 cannot be preset while CLR is active.
  - True
- What logic levels must be present on the control inputs in order for the 74ALS162 to count pulses that appear on the CLK?
  - All control inputs (CLR, LOAD, ENT, and ENP) on the 74162 must be HIGH.
- What logic levels must be present on the control inputs in order for the 74HC190 to count down with pulses that appear on the CLK?
  - LOAD=1, CTEN=0, and D/U=1 to count down.
- What would be the maximum counting range for a four-stage counter made up of 74HC163 ICs? What is the maximum counting range for 74ALS190 ICs?
  - 74HC163: 0 to 65,535; 74ALS190: 0 to 9999 or 9999 to 0

Counters and Registers

#### **Decoding a Counter**

- One of the simplest means for displaying the contents of a counter involves just connecting the output of each FF to a small indicator LED
- Mentally decoding the binary states of the LEDs
  - Becomes inconvenient as the size of the counter increases
- Electronically decoding
  - To control the timing or sequencing of operations automatically without human intervention.
  - Active-High Decoding
  - Active-Low Decoding
  - BCD counter decoding

**Counters and Registers** 

35

# Active-High Decoding

- A decoding network is a logic circuit that generates X different outputs, each of which detects (decodes) the presence of one particular state of the counter.
- The decoder outputs can be designed to produce either a HIGH level when the detection occurs
- Each AND gate produces a HIGH output for one particular state of the counter.
- How many AND gates are required to decode completely all of the states of a MOD-32 binary counter? What are the inputs to the gate that decodes for the count of
  - The decoder requires 32 AND gates. Each gate will have five inputs, one from each FF.

CBA 000 V 001 V 010 V 011 V 100 V 101 V 110 V 111

**Counters and Registers** 





#### **Review Questions**

- How many gates are needed to decode a sixbit counter fully?
  - 64
- Describe the decoding gate needed to produce a LOW output when a MOD-64 counter is at the counter of 23.
  - $\circ$  23 = 010111
  - 6-input NAND gate with inputs  $\overline{F}E\overline{D}CBA$

**Counters and Registers** 



# State transitions for FFs (Excitation Table)

| Q<br>Present<br>state | Q<br>Next<br>state | S | R | J | K | D | Т |
|-----------------------|--------------------|---|---|---|---|---|---|
| 0                     | 0                  | 0 | Χ | 0 | Χ | 0 | 0 |
| 0                     | 1                  | 1 | 0 | 1 | Χ | 1 | 1 |
| 1                     | 0                  | 0 | 1 | Χ | 1 | 0 | 1 |
| 1                     | 1                  | Χ | 0 | Χ | 0 | 1 | 0 |

Counters and Registers

41

#### **Analyzing Synchronous Counters**

- To analyze a synchronous counter design by predicting the FF control inputs for each state of the counter
- A state transition table is a very useful tool in this analysis process.
- Procedure
  - 1. Write the logic expression for each FF control input.
  - 2. Assume a PRESENT state for the counter and apply that combination of bits to the control logic expressions.
  - 3. The outputs from the control expressions will allow us to predict the commands to each FF and the resulting NEXT state for the counter after clocking.
  - 4. Repeat the analysis process until the entire count sequence is determined.

Counters and Registers



- Control input expressions
  - $J_C = AB$
- $K_C = C$
- $J_B = A$ •  $J_A = \overline{C}$
- $K_B = C$  $K_A = \overline{C}$
- Assume that the PRESENT state for the counter is CBA=000.
- Applying this combination to the control expressions above will yield  $J_C$   $K_C=0$  0,  $J_B$   $K_B=0$  0, and  $J_A$   $K_A=1$  1. These control inputs will tell FFs C and B to hold and FF A to toggle on the next NGT on CLK.
- Our predicted NEXT state is 001 for CBA.

**Counters and Registers** 

#### Analyzing Synchronous Counter -Control input expressions

Example 1

| PRESENT State |   |   |                |                | NEX   | NEXT State     |                               |   |   |   |
|---------------|---|---|----------------|----------------|-------|----------------|-------------------------------|---|---|---|
| C             | В | A | J <sub>C</sub> | K <sub>C</sub> | $J_B$ | K <sub>B</sub> | J <sub>A</sub> K <sub>A</sub> | С | В | A |
| 0             | 0 | 0 | 0              | 0              | 0     | 0              | 1 1                           | 0 | 0 | 1 |
| 0             | 0 | 1 | 0              | 0              | 1     | 1              | 1 1                           | 0 | 1 | 0 |
| 0             | 1 | 0 | 0              | 0              | 0     | 0              | 1 1                           | 0 | 1 | 1 |
| 0             | 1 | 1 | 1              | 0              | 1     | 1              | 1 1                           | 1 | 0 | 0 |
| 1             | 0 | 0 | 0              | 1              | 0     | 0              | 0 0                           | 0 | 0 | 0 |
| 1             | 0 | 1 | 0              | 1              | 1     | 1              | 0 0                           | 0 | 1 | 1 |
| 1             | 1 | 0 | 0              | 1              | 0     | 0              | 0 0                           | 0 | 1 | 0 |
| 1             | 1 | 1 | 1              | 1              | 1     | 1              | 0 0                           | 0 | 0 | 1 |

110

 $K_C = C$  $J_C = AB$  $J_B = A$  $K_B = C$  $J_A = \overline{C}$  $K_A = \overline{C}$ 

Continuing with this process will result in a recycling count sequence of 000, 001, 010, 011, 100, 000.

MOD-5 counter









#### **Review questions**

- Why is it desirable to avoid having asynchronous controls on counters?
  - We will not have to deal with transient states and possible glitches in output waveforms.
- What tool is useful in the analysis of synchronous counters?
  - State transition table
- What determines the count sequence for a counter circuit?
  - The gates control the count sequence.
- What counter characteristic is described by saying that it is self-correcting?
  - Unused states all lead back to the count sequence of the counter

**Counters and Registers** 

#### Synchronous Counter Design

- Design a custom counter that follows a sequence that is not a regular binary count pattern, e.g., 000, 010, 101, 001, 110, 000...
- The following steps are applied to design a synchronous counter:
  - Step 1: Define the number of FFs used. It is defined by the number of bits used to express the maximum number in the counter.
  - Step 2: Draw the count diagram including states outside the count circle.
  - Step 3: Based on the diagram in Step 2, display the states transitions between the present state and next state, then fill in the state transition table.
  - Step 4: Define the combinational functions connected to pins J, K or D of FFs.
  - Step 5: Simplify the combinational functions using K-map.
  - Step 6: Draw the circuit diagram.

**Counters and Registers** 

54

#### Sync. Counter Design - Example 1

- Design a synchronous counter, count from 0 to 4, using JK FFs
- Step 1: 3 FFs are used.
- Step 2: the count circle consists of 5 states, 3 states outside the count circle.
  - Link the states outside the count circle to any state in the count circle.



Counters and Registers



Step 3: Draw the state transition table from the state transition diagram



56

**NEXT State** 

#### Sync. Counter Design - Example 1

Step 4: Define the combinational functions connected to pins J,K

|        | PRESENT State |   |   | NEXT State |   |   |            |                |            |                       |                |    |
|--------|---------------|---|---|------------|---|---|------------|----------------|------------|-----------------------|----------------|----|
|        | C             | В | A | C          | В | A | <b>J</b> C | K <sub>C</sub> | <b>J</b> B | <i>K</i> <sub>B</sub> | J <sub>A</sub> | KA |
| Line 1 | 0             | 0 | 0 | 0          | 0 | 1 | 0          | X              | 0          | X                     | 1              | X  |
| 2      | 0             | 0 | 1 | 0          | 1 | 0 | 0          | X              | 1          | X                     | X              | 1  |
| 3      | 0             | 1 | 0 | 0          | 1 | 1 | 0          | X              | X          | 0                     | 1              | X  |
| 4      | 0             | 1 | 1 | 1          | 0 | 0 | 1          | X              | X          | 1                     | X              | 1  |
| 5      | 1             | 0 | 0 | 0          | 0 | 0 | X          | 1              | 0          | X                     | 0              | X  |
| 6      | 1             | 0 | 1 | 0          | 0 | 0 | X          | 1              | 0          | X                     | X              | 1  |
| 7      | 1             | 1 | 0 | 0          | 0 | 0 | X          | 1              | X          | 1                     | 0              | X  |
| 8      | 1             | 1 | 1 | 0          | 0 | 0 | X          | 1              | X          | 1                     | X              | 1  |

Counters and Registers

Counters and Registers









#### **Exercises**

- Design a synchronous counter, count from 0 to 5 using
  - JK FFs.
  - D FFs

Counters and Registers

62

#### **Review questions**

- List the six steps in the procedure for designing a synchronous counter
  - See the slide 53.
- What information is contained in a state transition table?
  - It associates every possible PRESENT state with its desired NEXT state.
- What information is contained in the circuit excitation table?
  - It shows the necessary levels at each flip-flop's synchronous input to produce the counter's state transitions
- True or false: The synchronous counter design procedure can be used for the following sequence: 0010, 0011, 0100, 0111, 1010, 1110, 1111, and repeat.
  - True

Counters and Registers

#### Registers

- One FF can save 1 data bit ⇒ a register comprised by n FFs is used to save n data bits.
- A register can shift data to left or right when the clock pulse is excited.
- The various types of registers can be classified according to the manner in which data can be entered into the register for storage and the manner in which data are outputted from the register:
  - Serial input serial output register (SISO).
  - Serial input parallel output register (SIPO): 74LS164.
  - Parallel input serial output register (PISO): 74LS165.
  - Parallel input parallel output register (PIPO): 74LS174

**Counters and Registers** 

















## **Review questions**

- What kind of register can have a complete binary number loaded into it in one operation, and then have it shifted out one bit at a time?
   Parallel in/serial out
- True or false: A serial in/parallel out register can have all of its bits displayed at one time.
  - True
- What type of register can have data entered into it only one bit at a time, but has all data bits available as outputs?
  - Serial in/parallel out
- In what type of register do we store data one bit at a time and have access to only one output bit at a time?
  - Serial in/serial out
- How does the parallel data entry differ for the 74165 and the 74174?
  - The 74165 uses asynchronous parallel data transfer; the 74174 uses synchronous parallel data transfer.
- How does the CP INH input of the 74ALS165 work?
- A HIGH prevents shifting on CPs

Counters and Registers

#### Summary

- In asynchronous (ripple) counters, the clock signal is applied to the LSB FF, and all other FFs are clocked by the output of the preceding FF.
- A counter's MOD number is the number of stable states in its counting cycle; it is also the maximum frequency-division ratio.
- The normal (maximum) MOD number of a counter is 2<sup>N</sup>. One way to modify a counter's MOD number is to add circuitry that will cause it to recycle before it reaches its normal last count.
- Counters can be cascaded (chained together) to produce greater counting ranges and frequency-division ratios.
- In a synchronous (parallel) counter, all of the FFs are simultaneously clocked from the input clock signal.
- The maximum clock frequency for an asynchronous counter, fmax, decreases as the number of bits increases. For a synchronous counter, fmax remains the same, regardless of the number of bits.
- A decade counter is any MOD-10 counter. A BCD counter is a decade counter that sequences through the 10 BCD codes (0-9).
- A presettable counter can be loaded with any desired starting count.

Counters and Registers

79

#### Summary (cont)

- An up/down counter can be commanded to count up or count down.
- Logic gates can be used to decode (detect) any or all states of a counter.
- The count sequence for a synchronous counter can be easily determined by using a PRESENT state/NEXT state table that lists all possible states, the flip-flop input control information, and the resulting NEXT states.
- Synchronous counters with arbitrary counting sequences can be implemented by following a standard design procedure.
- Numerous IC registers are available and can be classified according to whether their inputs are parallel (all bits entered simultaneously), serial (one bit at a time), or both. Likewise, registers can have outputs that are parallel (all bits available simultaneously) or serial (one bit available at a time).
- A sequential logic system uses FFs, counters, and registers, along with logic gates. Its outputs and sequence of operations depend on present and past inputs.
- A ring counter is actually an N-bit shift register that recirculates a single 1 continuously, thereby acting as a MOD-N counter. A Johnson counter is a modified ring counter that operates as MOD-2N counter

**Counters and Registers**